Browse Source

feat(cpu): add support for Hayes CPU

This patch adds the basic CPU library code to support the Hayes CPU
in TF-A. This CPU is based on the Klein core so that library code
has been adapted for use here.

Signed-off-by: John Powell <john.powell@arm.com>
Change-Id: If0e0070cfa77fee8f6eebfee13d3c4f209ad84fc
pull/1981/head
johpow01 3 years ago
committed by John
parent
commit
7bd8dfb85a
  1. 23
      include/lib/cpus/aarch64/cortex_hayes.h
  2. 77
      lib/cpus/aarch64/cortex_hayes.S
  3. 3
      plat/arm/board/fvp/platform.mk

23
include/lib/cpus/aarch64/cortex_hayes.h

@ -0,0 +1,23 @@
/*
* Copyright (c) 2021, Arm Limited. All rights reserved.
*
* SPDX-License-Identifier: BSD-3-Clause
*/
#ifndef CORTEX_HAYES_H
#define CORTEX_HAYES_H
#define CORTEX_HAYES_MIDR U(0x410FD800)
/*******************************************************************************
* CPU Extended Control register specific definitions
******************************************************************************/
#define CORTEX_HAYES_CPUECTLR_EL1 S3_0_C15_C1_4
/*******************************************************************************
* CPU Power Control register specific definitions
******************************************************************************/
#define CORTEX_HAYES_CPUPWRCTLR_EL1 S3_0_C15_C2_7
#define CORTEX_HAYES_CPUPWRCTLR_EL1_CORE_PWRDN_BIT U(1)
#endif /* CORTEX_HAYES_H */

77
lib/cpus/aarch64/cortex_hayes.S

@ -0,0 +1,77 @@
/*
* Copyright (c) 2021, Arm Limited. All rights reserved.
*
* SPDX-License-Identifier: BSD-3-Clause
*/
#include <arch.h>
#include <asm_macros.S>
#include <common/bl_common.h>
#include <cortex_hayes.h>
#include <cpu_macros.S>
#include <plat_macros.S>
/* Hardware handled coherency */
#if HW_ASSISTED_COHERENCY == 0
#error "Cortex Hayes must be compiled with HW_ASSISTED_COHERENCY enabled"
#endif
/* 64-bit only core */
#if CTX_INCLUDE_AARCH32_REGS == 1
#error "Cortex Hayes supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
#endif
/* ----------------------------------------------------
* HW will do the cache maintenance while powering down
* ----------------------------------------------------
*/
func cortex_hayes_core_pwr_dwn
/* ---------------------------------------------------
* Enable CPU power down bit in power control register
* ---------------------------------------------------
*/
mrs x0, CORTEX_HAYES_CPUPWRCTLR_EL1
orr x0, x0, #CORTEX_HAYES_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
msr CORTEX_HAYES_CPUPWRCTLR_EL1, x0
isb
ret
endfunc cortex_hayes_core_pwr_dwn
/*
* Errata printing function for Cortex Hayes. Must follow AAPCS.
*/
#if REPORT_ERRATA
func cortex_hayes_errata_report
ret
endfunc cortex_hayes_errata_report
#endif
func cortex_hayes_reset_func
/* Disable speculative loads */
msr SSBS, xzr
isb
ret
endfunc cortex_hayes_reset_func
/* ---------------------------------------------
* This function provides Cortex Hayes specific
* register information for crash reporting.
* It needs to return with x6 pointing to
* a list of register names in ascii and
* x8 - x15 having values of registers to be
* reported.
* ---------------------------------------------
*/
.section .rodata.cortex_hayes_regs, "aS"
cortex_hayes_regs: /* The ascii list of register names to be reported */
.asciz "cpuectlr_el1", ""
func cortex_hayes_cpu_reg_dump
adr x6, cortex_hayes_regs
mrs x8, CORTEX_HAYES_CPUECTLR_EL1
ret
endfunc cortex_hayes_cpu_reg_dump
declare_cpu_ops cortex_hayes, CORTEX_HAYES_MIDR, \
cortex_hayes_reset_func, \
cortex_hayes_core_pwr_dwn

3
plat/arm/board/fvp/platform.mk

@ -138,7 +138,8 @@ else
lib/cpus/aarch64/cortex_demeter.S \
lib/cpus/aarch64/cortex_a65.S \
lib/cpus/aarch64/cortex_a65ae.S \
lib/cpus/aarch64/cortex_a78c.S
lib/cpus/aarch64/cortex_a78c.S \
lib/cpus/aarch64/cortex_hayes.S
endif
# AArch64/AArch32 cores
FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \

Loading…
Cancel
Save