Browse Source
* changes: feat(tc): bind DPU SMMU on TC4 feat(tc): bind GPU SMMU on TC4 feat(tc): update DT for Drage GPU feat(tc): enable SME and SME2 options for TC4 feat(tc): add new TC4 RoS definitions feat(tc): add system generic timer register definition for TC4 feat(tc): allow TARGET_VERSION=4 feat(tc): add MHUv3 register addresses for TC4 feat(tc): add device tree binding for TC4pull/2005/merge
Manish V Badarkhe
2 months ago
committed by
TrustedFirmware Code Review
11 changed files with 260 additions and 108 deletions
@ -0,0 +1,84 @@ |
|||
/* |
|||
* Copyright (c) 2020-2024, Arm Limited. All rights reserved. |
|||
* |
|||
* SPDX-License-Identifier: BSD-3-Clause |
|||
*/ |
|||
|
|||
#define LIT_CAPACITY 239 |
|||
#define MID_CAPACITY 686 |
|||
#define BIG_CAPACITY 1024 |
|||
|
|||
#define MHU_TX_COMPAT "arm,mhuv3" |
|||
#define MHU_TX_INT_NAME "" |
|||
|
|||
#define MHU_RX_COMPAT "arm,mhuv3" |
|||
#define MHU_OFFSET 0x10000 |
|||
#define MHU_MBOX_CELLS 3 |
|||
#define MHU_RX_INT_NUM 300 |
|||
#define MHU_RX_INT_NAME "combined-mbx" |
|||
|
|||
#define MPAM_ADDR 0x0 0x5f010000 /* 0x5f01_0000 */ |
|||
#define UARTCLK_FREQ 3750000 |
|||
|
|||
#if TARGET_FLAVOUR_FVP |
|||
#define DPU_ADDR 4000000000 |
|||
#define DPU_IRQ 579 |
|||
#elif TARGET_FLAVOUR_FPGA |
|||
#define DPU_ADDR 2cc00000 |
|||
#define DPU_IRQ 69 |
|||
#endif |
|||
#include "tc-base.dtsi" |
|||
|
|||
/ { |
|||
cpus { |
|||
CPU2:cpu@200 { |
|||
clocks = <&scmi_dvfs 1>; |
|||
capacity-dmips-mhz = <MID_CAPACITY>; |
|||
}; |
|||
|
|||
CPU3:cpu@300 { |
|||
clocks = <&scmi_dvfs 1>; |
|||
capacity-dmips-mhz = <MID_CAPACITY>; |
|||
}; |
|||
|
|||
CPU6:cpu@600 { |
|||
clocks = <&scmi_dvfs 2>; |
|||
capacity-dmips-mhz = <BIG_CAPACITY>; |
|||
}; |
|||
|
|||
CPU7:cpu@700 { |
|||
clocks = <&scmi_dvfs 2>; |
|||
capacity-dmips-mhz = <BIG_CAPACITY>; |
|||
}; |
|||
}; |
|||
|
|||
gic: interrupt-controller@GIC_CTRL_ADDR { |
|||
ppi-partitions { |
|||
ppi_partition_little: interrupt-partition-0 { |
|||
affinity = <&CPU0>, <&CPU1>; |
|||
}; |
|||
|
|||
ppi_partition_mid: interrupt-partition-1 { |
|||
affinity = <&CPU2>, <&CPU3>, <&CPU4>, <&CPU5>; |
|||
}; |
|||
|
|||
ppi_partition_big: interrupt-partition-2 { |
|||
affinity = <&CPU6>, <&CPU7>; |
|||
}; |
|||
}; |
|||
}; |
|||
|
|||
sram: sram@6000000 { |
|||
cpu_scp_scmi_p2a: scp-shmem@80 { |
|||
compatible = "arm,scmi-shmem"; |
|||
reg = <0x80 0x80>; |
|||
}; |
|||
}; |
|||
|
|||
firmware { |
|||
scmi { |
|||
mboxes = <&mbox_db_tx 0 0 0 &mbox_db_rx 0 0 0 &mbox_db_rx 0 0 1>; |
|||
shmem = <&cpu_scp_scmi_a2p &cpu_scp_scmi_p2a>; |
|||
}; |
|||
}; |
|||
}; |
@ -0,0 +1,67 @@ |
|||
/* |
|||
* Copyright (c) 2020-2024, Arm Limited. All rights reserved. |
|||
* |
|||
* SPDX-License-Identifier: BSD-3-Clause |
|||
*/ |
|||
|
|||
/dts-v1/; |
|||
|
|||
#include <dt-bindings/interrupt-controller/arm-gic.h> |
|||
#include <dt-bindings/interrupt-controller/irq.h> |
|||
#include <platform_def.h> |
|||
|
|||
#define MHU_TX_ADDR 46240000 /* hex */ |
|||
#define MHU_RX_ADDR 46250000 /* hex */ |
|||
|
|||
#define LIT_CPU_PMU_COMPATIBLE "arm,armv8-pmuv3" |
|||
#define MID_CPU_PMU_COMPATIBLE "arm,armv8-pmuv3" |
|||
#define BIG_CPU_PMU_COMPATIBLE "arm,armv8-pmuv3" |
|||
|
|||
#define ETHERNET_ADDR 64000000 |
|||
#define ETHERNET_INT 799 |
|||
|
|||
#define SYS_REGS_ADDR 60080000 |
|||
|
|||
#define MMC_ADDR 600b0000 |
|||
#define MMC_INT_0 778 |
|||
#define MMC_INT_1 779 |
|||
|
|||
#define RTC_ADDR 600a0000 |
|||
#define RTC_INT 777 |
|||
|
|||
#define KMI_0_ADDR 60100000 |
|||
#define KMI_0_INT 784 |
|||
#define KMI_1_ADDR 60110000 |
|||
#define KMI_1_INT 785 |
|||
|
|||
#define VIRTIO_BLOCK_ADDR 60020000 |
|||
#define VIRTIO_BLOCK_INT 769 |
|||
|
|||
#include "tc-common.dtsi" |
|||
#if TARGET_FLAVOUR_FVP |
|||
#include "tc-fvp.dtsi" |
|||
#else |
|||
#include "tc-fpga.dtsi" |
|||
#endif /* TARGET_FLAVOUR_FVP */ |
|||
#include "tc3-4-base.dtsi" |
|||
|
|||
/ { |
|||
smmu_700: iommu@3f000000 { |
|||
status = "okay"; |
|||
}; |
|||
|
|||
smmu_700_dpu: iommu@4002a00000 { |
|||
status = "okay"; |
|||
}; |
|||
|
|||
dp0: display@DPU_ADDR { |
|||
iommus = <&smmu_700_dpu 0x000>, <&smmu_700_dpu 0x100>, |
|||
<&smmu_700_dpu 0x200>, <&smmu_700_dpu 0x600>; |
|||
}; |
|||
|
|||
gpu: gpu@2d000000 { |
|||
interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH 0>; |
|||
interrupt-names = "IRQAW"; |
|||
iommus = <&smmu_700 0x200>; |
|||
}; |
|||
}; |
Loading…
Reference in new issue