|
|
@ -12,8 +12,8 @@ EN_PinMacrocell = No; |
|
|
|
|
|
|
|
[Revision] |
|
|
|
Parent = lc4k128v.lci; |
|
|
|
DATE = 07/24/2020; |
|
|
|
TIME = 12:01:05; |
|
|
|
DATE = 07/26/2020; |
|
|
|
TIME = 08:15:40; |
|
|
|
Source_Format = Pure_Verilog_HDL; |
|
|
|
Synthesis = Synplify; |
|
|
|
|
|
|
@ -24,6 +24,12 @@ Synthesis = Synplify; |
|
|
|
[Backannotate Assignments] |
|
|
|
|
|
|
|
[Global Constraints] |
|
|
|
Clock_enable_optimization = Auto; |
|
|
|
Max_fanin_limit = 28; |
|
|
|
Nodes_collapsing_mode = Fmax; |
|
|
|
Logic_optimization_effort = 3; |
|
|
|
Balanced_partitioning = No; |
|
|
|
Fitter_effort_level = Medium; |
|
|
|
|
|
|
|
[Location Assignments] |
|
|
|
layer = OFF; |
|
|
@ -141,6 +147,7 @@ por_rst = LVCMOS33, PIN, 1, -; |
|
|
|
sys_rst_in = LVCMOS33, PIN, 1, -; |
|
|
|
|
|
|
|
[Pullup] |
|
|
|
Default = DOWN; |
|
|
|
|
|
|
|
[Slewrate] |
|
|
|
|
|
|
|